

### 5-V Low-Drop Fixed Voltage Regulator

#### **TLE 4268**

#### **Features**

- Output voltage tolerance ≤ ± 2 %
- Very low current consumption
- Low-drop voltage
- Watchdog
- · Settable reset threshold
- Overtemperature protection
- Reverse polarity protection
- Short-circuit proof
- Suitable for use in automotive electronics
- Wide temperature range

| Type        | Ordering Code | Package              |  |  |  |
|-------------|---------------|----------------------|--|--|--|
| TLE 4268 GS | Q67006-A9229  | P-DSO-8-3 (SMD)      |  |  |  |
| TLE 4268 G  | Q67006-A9146  | P-DSO-20-17<br>(SMD) |  |  |  |





### **Functional Description**

This device is a 5-V low-drop fixed-voltage regulator. The maximum input voltage is 45 V. It can deliver an output current of at least 180 mA. The IC is short-circuit proof and features temperature protection that disables the circuit in the event of impermissibly high temperatures. The watchdog function is disabled as a function of the load, so that a controller is not interrupted during sleep mode by a watchdog reset.

### **Application Description**

The IC regulates an input voltage  $V_{\rm l}$  in the range 5.5 V <  $V_{\rm l}$  < 45 V to  $V_{\rm Q,nom}$  = 5.0 V. In the event of an output voltage  $V_{\rm Q}$  <  $V_{\rm RT}$ , a reset signal is generated. The wiring of the reset switching threshold input enables the value of  $V_{\rm RT}$  to be reduced. The reset delay time can be adjusted using an external capacitor. The integrated watchdog monitors the connected active controller. If there is no rising edge at the watchdog input, the reset output is set to low. The reset delay capacitor provides a wide adjustment range for the pulse repetition time. The watchdog function is only activated if the load exceeds 8 mA. This ensures that a microcontroller is not activated during power-down and the current drain is not increased. The IC is protected against overload and overtemperature.





Figure 1 Pin Configuration (top view)

### **Pin Definitions and Functions**

| Pin | Symbol | Function                  |
|-----|--------|---------------------------|
| 1   | I      | Input voltage             |
| 2   | N. C.  | Not connected             |
| 3   | RO     | Reset output              |
| 4   | GND    | Ground                    |
| 5   | D      | Reset delay               |
| 6   | RADJI  | Reset switching threshold |
| 7   | W      | Watchdog input            |
| 8   | Q      | 5 V output voltage        |





Figure 2 Pin Configuration (top view) (cont'd)

### **Pin Definitions and Functions**

| Pin                    | Symbol | Function                                                                                                                                                                                                   |
|------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 8, 13,<br>19, 20 | N. C.  | Not connected.                                                                                                                                                                                             |
| 3                      | RO     | <b>Reset output</b> ; the open collector output is connected to the 5-V output via an integrated resistor of 30 k $\Omega$ .                                                                               |
| 4 7,<br>14 17          | GND    | Ground                                                                                                                                                                                                     |
| 9                      | D      | Reset delay; connect a capacitor to ground for delay time adjustment.                                                                                                                                      |
| 10                     | RADJ   | <b>Reset switching threshold</b> ; for setting the switching threshold, output to ground with voltage divider. If this input is connected to ground, the reset is triggered at an output voltage of 4.5 V. |
| 11                     | W      | <b>Watchdog input</b> ; positive-edge-triggered input for monitoring a microcontroller.                                                                                                                    |
| 12                     | Q      | <b>5-V output voltage;</b> block to ground with 22 $\mu$ F capacitor, ESR < 3 $\Omega$ .                                                                                                                   |
| 18                     | I      | Input voltage; block to ground directly on the IC with ceramic capacitor.                                                                                                                                  |



### **Circuit Description**

The control amplifier compares a reference voltage, which is kept highly accurate by resistance adjustment, to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element. If the externally scaled down output voltage at the reset threshold input drops below 1.35 V, the external reset delay capacitor is discharged by the reset generator. If the voltage on the capacitor reaches the lower threshold  $V_{\rm DRL}$ , a reset signal is generated on the reset output and not cancelled again until the upper threshold voltage is exceeded. If the reset threshold input is connected to GND, reset is triggered at an output voltage of 4.5 V. A connected microcontroller is monitored by the watchdog logic. If pulses are missing, the rest output is set to low. The pulse sequence time can be set within a wide range with the reset delay capacitor. The IC also incorporates internal circuits for protection against:

- Overload
- Overtemperature
- · Reverse polarity



Figure 3 Block Diagram TLE 4268 G



### **Absolute Maximum Ratings**

|                                                  | Symbol Limit \                                                                         |                                                      | Unit                                                 | Notes                                                |  |
|--------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|--|
|                                                  | min.                                                                                   | max.                                                 |                                                      |                                                      |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $egin{array}{c} V_{ m I} \ I_{ m I} \end{array}$ | - 30<br>-                                                                              | 45<br>-                                              | V<br>-                                               | Internally limited                                   |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $V_{R} \ I_{R}$                                  | - 0.3<br>-                                                                             | 7                                                    | V<br>-                                               | Internally limited                                   |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $V_{	extsf{D}} \ I_{	extsf{D}}$                  | - 0.3<br>-                                                                             | 7                                                    | V<br>-                                               | Internally limited                                   |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $V_{W}$                                          | - 0.3                                                                                  | 7                                                    | V                                                    | _                                                    |  |
| shold RADJ                                       | l                                                                                      |                                                      |                                                      |                                                      |  |
| $V_{RADJ}$                                       | - 0.3                                                                                  | 7                                                    | V                                                    | _                                                    |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $V_{Q}$ $I_{Q}$                                  | - 0.3<br>-                                                                             | 7 –                                                  | V<br>-                                               | Internally limited                                   |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $I_{GND}$                                        | - 100                                                                                  | 50                                                   | mA                                                   | _                                                    |  |
|                                                  |                                                                                        |                                                      |                                                      |                                                      |  |
| $T_{	t S}$                                       | - 40<br>- 50                                                                           | 150<br>150                                           | °C                                                   | _                                                    |  |
|                                                  | $egin{array}{c c} I_{ m I} & V_{ m R} & I_{ m R} & & & & & & & & & & & & & & & & & & $ | $egin{array}{c c c c c c c c c c c c c c c c c c c $ | $egin{array}{ c c c c c c c c c c c c c c c c c c c$ | $egin{array}{ c c c c c c c c c c c c c c c c c c c$ |  |



### **Operating Range**

| Parameter            | Symbol           | Limit Values |      | Unit | Notes |
|----------------------|------------------|--------------|------|------|-------|
|                      |                  | min.         | max. |      |       |
| Input voltage        | $V_{\mathrm{I}}$ | _            | 45   | V    | _     |
| Junction temperature | $T_{\rm j}$      | - 40         | 150  | °C   | _     |

#### **Thermal Resistance**

| Junction ambient (soldered) | $R_{	ext{thj-a}} \ R_{	ext{thj-a}}$     | <br>185<br>100 | K/W<br>K/W | P-DSO-8-3 <sup>1)</sup><br>P-DSO-20-<br>17 <sup>1)</sup> |
|-----------------------------|-----------------------------------------|----------------|------------|----------------------------------------------------------|
| Junction pin                | $R_{	ext{thj-pin}} \ R_{	ext{thj-pin}}$ | <br>72<br>23   | K/W<br>K/W | P-DSO-8-3 <sup>2)</sup><br>P-DSO-20-<br>17 <sup>3)</sup> |

Package mounted on PCB  $80 \times 80 \times 1.5$  mm<sup>3</sup>;  $35\mu$  Cu;  $5\mu$  Sn; Footprint only; zero airflow.

Optimum reliability and life time are guaranteed if the junction temperature does not exceed 125  $^{\circ}$ C in operating mode. Operation at up to the maximum junction temperature of 150  $^{\circ}$ C is possible in principle. Note, however, operation at the maximum permitted ratings could affect the reliability of the device.

<sup>2)</sup> Measured to pin 2.

<sup>3)</sup> Measured to pin 5.



### **Characteristics**

 $V_{\rm I}$  = 13.5 V; - 40 °C  $\leq$   $T_{\rm j}$   $\leq$  125 °C (unless otherwise specified)

| Parameter                                   | Symbol            | Limit Values |      |      | Unit | Test Condition                                           |
|---------------------------------------------|-------------------|--------------|------|------|------|----------------------------------------------------------|
|                                             |                   | min.         | typ. | max. |      |                                                          |
| Output voltage                              | $V_{Q}$           | 4.90         | 5.00 | 5.10 | V    | 5 mA $\leq I_Q \leq$ 150 mA;<br>6 V $\leq V_I \leq$ 28 V |
| Output current limiting                     | $I_{Q}$           | 180          | 250  | _    | mA   | _                                                        |
| Current consumption $I_{q} = I_{I} - I_{Q}$ | $I_{q}$           | _            | 300  | 450  | μΑ   | $I_{Q} = 0 \text{ mA}$                                   |
| Current consumption $I_{q} = I_{I} - I_{Q}$ | $I_{q}$           | _            | 13   | 20   | mA   | $I_{\rm Q}$ = 150 mA                                     |
| Drop voltage                                | $V_{DR}$          | _            | 0.25 | 0.50 | V    | $I_{\rm Q}$ = 150 mA <sup>1)</sup>                       |
| Load regulation                             | $\Delta V_{Q,Lo}$ | _            | 10   | 30   | mV   | $I_{\rm Q}$ = 5 to 150 mA                                |
| Line regulation                             | $\Delta V_{Q,Li}$ | _            | 10   | 30   | mV   | $V_{\rm I}$ = 6 to 28 V $I_{\rm Q}$ = 150 mA             |

Drop voltage =  $V_{\rm I} - V_{\rm Q}$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 13.5 V input)



Characteristics (cont'd)  $V_{\rm I}$  = 13.5 V; - 40 °C  $\leq$   $T_{\rm j}$   $\leq$  125 °C (unless otherwise specified)

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

### **Reset Generator**

| <b>D</b> ( 1)       | T.7          | 4.0  | 145  | 1.0  | 1,, | 1                         |
|---------------------|--------------|------|------|------|-----|---------------------------|
| Reset threshold     | $V_{Q,rt}$   | 4.2  | 4.5  | 4.8  | V   | _                         |
| Reset adjust        | $V_{RADJ}$   | 1.28 | 1.35 | 1.45 | V   | _                         |
| threshold           |              |      |      |      |     |                           |
| Reset low voltage   | $V_{RO,I}$   | _    | 0.2  | 0.5  | V   | 1 mA extern               |
| Saturation voltage  | $V_{D}$      | _    | 30   | 100  | mV  | $V_{Q} < V_{RT}$          |
| Charging current    | $I_{D,c}$    | 5    | 12   | 18   | μΑ  | $V_{\rm D}$ = 1.0 V       |
| Upper reset timing  | $V_{DU}$     | 1.4  | 1.8  | 2.2  | V   | _                         |
| threshold           |              |      |      |      |     |                           |
| Reset delay time    | $t_{\sf rd}$ | 10   | 15   | 25   | ms  | $C_{\rm D}$ = 100 nF      |
| Reset reaction time | $t_{rr}$     | _    | 2    | _    | μs  | $C_{\rm D}$ = 100 nF      |
| Pull-up             | $R_{RO}$     | 18   | 30   | 46   | kΩ  | with resp. to $V_{\rm Q}$ |
| Lower reset timing  | $V_{DRL}$    | 0.2  | 0.4  | 0.55 | V   | _                         |
| threshold           |              |      |      |      |     |                           |

### Watchdog

| Discharge current      | $I_{D,d}$                              | 1.5 | 3.5 | 5.2  | μΑ   | $V_{\rm D}$ = 1.0 V              |
|------------------------|----------------------------------------|-----|-----|------|------|----------------------------------|
| Charging current       | $I_{D,c}$                              | 5   | 12  | 18   | μΑ   | $V_{\rm D}$ = 1.0 V              |
| Upper timing threshold | $V_{DU}$                               | 1.4 | 1.8 | 2.2  | V    | _                                |
| Lower timing threshold | $V_{DWL}$                              | 0.2 | 0.4 | 0.55 | V    | _                                |
| Watchdog periode       | $T_{\sf WP}$                           | 30  | 55  | 75   | ms   | $C_{\rm D}$ = 100 nF             |
| Watchdog trigger time  | $T_{WT}$                               | 25  | 40  | 60   | ms   | $C_{\rm D}$ = 100 nF             |
| Activating current     | $I_{Q}$                                | 2   | 8   | 15   | mA   | Activates watchdog               |
| Slew rate              | $\mathrm{d}V_{\mathrm{W}}/\mathrm{dt}$ | 5   | _   | _    | V/μs | from 20 % up to 80 % $V_{\rm Q}$ |

Note: The reset output is low in range from  $V_{\rm Q}$  = 1 V to  $V_{\rm Q,rt}$ .





Figure 4 Test Circuit



### **Reset Timing**

The power-on reset delay time is defined by the charging time of an external capacitor  $C_D$  which can be calculated as follows:

$$C_{\rm D} = (\Delta t_{\rm rd} \times I_{\rm D,c})/\Delta V$$

Definitions:  $C_D$  = delay capacitor

 $\Delta t_{\rm rd}$  = delay time

 $I_{\rm D.c}$  = charge current, typical 12  $\mu A$ 

 $\Delta V = V_{\text{DII}}$ , typical 1.8 V

 $V_{\rm DU}$  = upper delay switching threshold at  $C_{\rm D}$  for reset delay time

The reset reaction time  $t_{\rm rr}$  is the time it takes the voltage regulator to set the reset out LOW after the output voltage has dropped below the reset threshold. It is typically 1  $\mu$ s for delay capacitor of 47 nF. For other values for  $C_{\rm D}$  the reaction time can be estimated using the following equation:

$$t_{\rm rr} \approx 20 \text{ s/F} \times C_{\rm D}$$



Figure 5 Timing (Watchdog Disabled)





Figure 6 Timing of the Watchdog Function



### Drop Voltage $V_{\mathrm{DR}}$ versus Output Current $I_{\mathrm{Q}}$



### Current Consumption $I_{q}$ versus Input Voltage $V_{l}$



### Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



### Output Voltage versus Input Voltage $V_{\rm I}$





### Charge Current $I_{D,c}$ and Discharge Current $I_{D,d}$ versus Temperature $T_i$



# Timing Threshold $V_{\rm DU},\,V_{\rm DWL},\,V_{\rm DRL}$ versus Temperature $T_{\rm j}$



## Output Voltage $V_{\rm Q}$ versus Temperature $T_{\rm i}$



### Output Current $I_Q$ versus Input Voltage $V_I$





### **Package Outlines**

### P-DSO-8-3

(Plastic Dual Small Outline)



- 1) Does not include plastic or metal protrusion of 0.15 max. per side
- 2) Lead width can be 0.61 max. in dambar area

3PS05121

### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm



### Package Outlines (cont'd)



### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm



#### Edition 2001-07-18

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany

© Infineon Technologies AG 2001. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.